## **REC Register Description**

| ADDRESS         | BITS  | FUNCTION                                                                                                                                                                                                                                                                              |
|-----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| \$DF00<br>57088 | 7 - 0 | Status Register- Read Only7 - Interrupt Pending1 = Interrupt waiting to be serviced6 - End of Block1 = Transfer complete5 - Fault1 = Block verify error4 - Size0 = Total expansion = 128K1 = Total expansion = 512K3-0 - VersionNote: Bits 7-5 are cleared when this register is read |
| \$DF01<br>57089 | 7-0   | Command Register - Read/Write  7 - Execute!                                                                                                                                                                                                                                           |
| \$DF02<br>57090 | 7-0   | C64 Base Address, LSB – Read/Write<br>Lower 8 bits of base address                                                                                                                                                                                                                    |
| \$DF03<br>57091 | 7-0   | C64 Base Address, MSB – Read/Write Upper 8 bits of base address                                                                                                                                                                                                                       |
| \$DF04<br>57092 | 7-0   | RAM module address, LSB - Read/Write Lower 8 bits of base address                                                                                                                                                                                                                     |
| \$DF05<br>57093 | 7-0   | RAM module address, MSB - Read/Write Upper 8 bits of base address                                                                                                                                                                                                                     |
| \$DF06<br>57094 | 2-0   | RAM module bank – Read/Write RAM module bank pointer Bits 2 (MSB) to 0 (LSB) are significant                                                                                                                                                                                          |
| \$DF07<br>57095 | 7-0   | Transfer length, LSB – Read/Write<br>Lower 8 bits of the byte counter                                                                                                                                                                                                                 |
| \$DF08<br>57096 | 7-0   | Transfer length, MSB – Read/Write Upper 8 bits of the byte counter                                                                                                                                                                                                                    |
| \$DF09<br>57097 | 7-5   | Interrupt Mask Register – Read/Write 7 - Interrupt enable 1 = Interrupt enabled 6 - End of Block mask 1 = Interrupt on end of block 5 - Verify error 1 = Interrupt on verify error                                                                                                    |
| \$DF0A<br>57098 | 7-6   | Address Control Register - Read/Write  00 = Increment both addresses (default)  01 = Fix RAM module addresses  10 = Fix C64 addresses  11 = Fix both addresses                                                                                                                        |